電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示
創(chuàng)作
電子發(fā)燒友網(wǎng)>電子資料下載>電子書籍>Systematic Design for Optimisa

Systematic Design for Optimisa

2009-07-18 | rar | 13312 | 次下載 | 免費(fèi)

資料介紹

The fast trend towards digital processing of analogue signals in an increased number of application fields has stimulated significant research efforts in the area of data converters implemented in CMOS technologies. High-speed high-resolution Analogue-to-Digital Converters (ADCs) are required in the front-end receive paths of many modern communication systems. For input signal bandwidths larger than a few MHz, self-calibrated pipelined solutions show speed and power advantages when compared to other architectures.
The work reported in this Book comprises two major research areas in
the field of high-speed self-calibrated pipelined ADCs. The first area covers
the study and the successful implementation of a novel analogue selfcalibration
technique required to extend the limited linearity of front-end stages in pipelined Analogue-to-Digital (A/D) converters, since component fabrication accuracy is limited and rarely stable or well characterised during the useful life of any process. The second area comprises the development of a systematic design methodology for the optimisation of high-speed selfcalibrated pipelined A/D converters that takes into account physical limitations for practical integrated circuit implementations, including thermal noise and component matching accuracy. It is demonstrated that multi-bit, rather than single-bit resolution-per-stage architectures have to be considered for optimising the resulting silicon area and power dissipation.
Several practical realisations with consistent measured results clearly
assess the feasibility of the proposed self-calibration technique, validate the
main theoretical findings and demonstrate the attractiveness in terms of
power dissipation and reduced die area of the established design methodology.
This book is organised in seven Chapters. In the first one, the
introduction, the motivation that has originated this research work is
presented and the main original goals are also pointed out.
In the second Chapter an important set of widely used performance
parameters for Nyquist ADCs is presented. The main sources of errors and
non-idealities in pipelined ADCs are described next. For a better
understanding of the fundamental limits of this type of architecture as well
as solutions commonly used to overcome these limitations are also addressed
in this Chapter. Finally, at the end of Chapter two, existing relevant works in
pipelined A/D converters are listed and compared in terms of performance
versus power dissipation and occupied silicon area by means of commonly
used figures of merit.
The third Chapter describes an efficient analogue code-by-code selfcalibration
technique to extend the linearity of critical front-end stages of
pipelined A/D converters. In order to prove the feasibility of the proposed
technique, a prototype was designed and fabricated in a current CMOS
technology. Measured results have shown levels of accuracy compatible
with 14 bits of resolution, while allowing input signal bandwidths in the
MHz range. At the end of the Chapter, computer behavioural simulations of
a complete model of a high-resolution pipelined ADC are given to
demonstrate the correct operation as well as the benefits of the proposed
technique.
In the fourth Chapter a systematic design methodology for the optimisation of high-speed pipelined self-calibrated A/D converters is presented. High-speed pipelined analogue-digital converters have been previously considered using optimum 1-bit per stage architectures that typically can attain untrimmed resolution of up to 10 bits. In this Chapter it
is demonstrated that multi-bit, rather than single-bit resolution per stage
architectures have to be considered for optimising the resulting area and
power dissipation whilst minimising stringent requirements of the constituent building blocks. Such optimisation is achieved through a systematic design process that takes into account physical limitations for practical integrated circuit implementation, including thermal noise and component matching accuracy. The impact of the selected pipelined configuration in the self-calibration requirements as well as in the practical feasibility of the active components is analysed. A design example is presented to consolidate the relevant conclusions.
Chapter five presents the design of a complete 14-bit 5MS/s CMOS pipelined A/D converter with an architecture tailored accordingly to the systematic methodology described in Chapter four. This implementation uses the self-calibration technique presented in Chapter three and explores the concept of background calibration. All issues related to the design of the building blocks, testing modes and system level simulations are addressed also in this Chapter.
In Chapter six two practical realisations of CMOS pipelined A/D converters are described, together with the corresponding experimental results. In particular, an integrated 14-bit 5 MS/s background self-calibrated pipelined ADC with low power dissipation and low area is fully described.
Furthermore, layout considerations as well as details of the design of the
measurement setup are also presented.
Finally, Chapter seven draws the relevant conclusions of this book and
proposes new directions for future work.

下載該資料的人也在下載 下載該資料的人還在閱讀
更多 >

評(píng)論

查看更多

下載排行

本周

  1. 1電子電路原理第七版PDF電子教材免費(fèi)下載
  2. 0.00 MB  |  1490次下載  |  免費(fèi)
  3. 2單片機(jī)典型實(shí)例介紹
  4. 18.19 MB  |  92次下載  |  1 積分
  5. 3S7-200PLC編程實(shí)例詳細(xì)資料
  6. 1.17 MB  |  27次下載  |  1 積分
  7. 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
  8. 4.28 MB  |  18次下載  |  4 積分
  9. 5開關(guān)電源原理及各功能電路詳解
  10. 0.38 MB  |  10次下載  |  免費(fèi)
  11. 6基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
  12. 0.11 MB  |  4次下載  |  免費(fèi)
  13. 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
  14. 0.63 MB  |  3次下載  |  免費(fèi)
  15. 89天練會(huì)電子電路識(shí)圖
  16. 5.91 MB  |  3次下載  |  免費(fèi)

本月

  1. 1OrCAD10.5下載OrCAD10.5中文版軟件
  2. 0.00 MB  |  234313次下載  |  免費(fèi)
  3. 2PADS 9.0 2009最新版 -下載
  4. 0.00 MB  |  66304次下載  |  免費(fèi)
  5. 3protel99下載protel99軟件下載(中文版)
  6. 0.00 MB  |  51209次下載  |  免費(fèi)
  7. 4LabView 8.0 專業(yè)版下載 (3CD完整版)
  8. 0.00 MB  |  51043次下載  |  免費(fèi)
  9. 5555集成電路應(yīng)用800例(新編版)
  10. 0.00 MB  |  33562次下載  |  免費(fèi)
  11. 6接口電路圖大全
  12. 未知  |  30320次下載  |  免費(fèi)
  13. 7Multisim 10下載Multisim 10 中文版
  14. 0.00 MB  |  28588次下載  |  免費(fèi)
  15. 8開關(guān)電源設(shè)計(jì)實(shí)例指南
  16. 未知  |  21539次下載  |  免費(fèi)

總榜

  1. 1matlab軟件下載入口
  2. 未知  |  935053次下載  |  免費(fèi)
  3. 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
  4. 78.1 MB  |  537791次下載  |  免費(fèi)
  5. 3MATLAB 7.1 下載 (含軟件介紹)
  6. 未知  |  420026次下載  |  免費(fèi)
  7. 4OrCAD10.5下載OrCAD10.5中文版軟件
  8. 0.00 MB  |  234313次下載  |  免費(fèi)
  9. 5Altium DXP2002下載入口
  10. 未知  |  233045次下載  |  免費(fèi)
  11. 6電路仿真軟件multisim 10.0免費(fèi)下載
  12. 340992  |  191183次下載  |  免費(fèi)
  13. 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
  14. 158M  |  183277次下載  |  免費(fèi)
  15. 8proe5.0野火版下載(中文版免費(fèi)下載)
  16. 未知  |  138039次下載  |  免費(fèi)