0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

TMS320C6201 定點數(shù)字信號處理器

數(shù)據(jù):

描述

The TMS320C62x? DSPs (including the TMS320C6201) are the fixed-point DSP family in the TMS320C6000? DSP platform. The C6201 device is based on the high-performance, advanced VelociTI? very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. With performance of up to 1600 MIPS at a clock rate of 200 MHz, the C6201 offers cost-effective solutions to high-performance DSP programming challenges. The C6201 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The processor has 32 general-purpose registers of 32-bit word length and eight highly independent functional units. The eight functional units provide six arithmetic logic units (ALUs) for a high degree of parallelism and two 16-bit multipliers for a 32-bit result. The C6201 can produce two multiply-accumulates (MACs) per cycle--for a total of 466 million MACs per second (MMACS). The C62x? DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals.

The C6201 includes a large bank of on-chip memory and has a powerful and diverse set of peripherals. Program memory consists of a 64K-byte block that is user-configurable as cache or memory-mapped program space. Data memory of the C6201 consists of two 32K-byte blocks of RAM for improved concurrency. The peripheral set includes two multichannel buffered serial ports (McBSPs), two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM or SBSRAM and asynchronous peripherals.

The C62x? DSP has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows? debugger interface for visibility into source code execution.

特性

  • 高性能定點數(shù)字信號處理器(DSP)TMS320C6201
    • 5 ns指令周期時間
    • 200-MHz時鐘速率
    • 8個32位指令/周期
    • 1600 MIPS
  • VelociTI ??高級超長指令字(VLIW)TMS320C62x ?? DSP CPU核心
    • 八個獨立功能單元:
      • 六個ALU(32/40位)
      • 兩個16位乘法器(32位結(jié)果)
    • 32個32位通用寄存器的加載存儲架構(gòu)
    • 指令打包減少代碼大小
    • 所有指令條件
    • li>
  • 指令集功能
    • 字節(jié)可尋址(8位,16位,32位數(shù)據(jù))
    • 32位地址范圍< /li>
    • 8位溢出保護
    • 飽和度
    • 位域提取,設(shè)置,清除
    • 位計數(shù)
    • 規(guī)范化
  • 1M位片上SRAM
    • 512K位內(nèi)部編程/高速緩存(16K 32位指令)
    • 512K位雙訪問內(nèi)部數(shù)據(jù)(64K字節(jié))組織為兩個塊以提高并發(fā)性
  • 32位外部存儲器接口(EMIF)
    • 異步存儲器的無縫接口:SRAM和EPROM
    • 同步存儲器的無膠接口:SDRAM和SBSRAM
  • Four-Cha nnel使用輔助通道引導(dǎo)加載直接內(nèi)存訪問(DMA)控制器
  • 16位主機端口接口(HPI)
    • 訪問整個內(nèi)存映射
  • 兩個多通道緩沖串行端口(McBSP)
    • 與T1 /E1,MVIP,SCSA成幀器的直接接口
    • 兼容ST-Bus切換
    • 每個最多256個通道
    • AC97兼容
    • 串行外設(shè)接口(SPI)兼容(Motorola ??)
  • < li>兩個32位通用定時器
  • 靈活的鎖相環(huán)(PLL)時鐘發(fā)生器
  • IEEE-1149.1(JTAG )兼容邊界掃描
  • 352引腳BGA封裝(GJC后綴)
  • 352引腳BGA封裝(GJL后綴)
  • CMOS技術(shù)
    • 0.18-μm/5級金屬工藝
  • 3.3-VI /Os,1.8 -V Internal

VelociTI和TMS320C62x是德州儀器公司的商標(biāo)。
Motorola是Motorola,Inc。的商標(biāo)。
IEEE標(biāo)準(zhǔn)1149.1-1990標(biāo)準(zhǔn) - 測試訪問端口和邊界掃描架構(gòu)。
TMS320C6000和C62x是Texas Instruments的商標(biāo)。
Windows是Microsoft Corporation的注冊商標(biāo)。
在本文檔的其余部分中,TMS320C6201器件應(yīng)稱為C6201。

參數(shù) 與其它產(chǎn)品相比 其他 C6000 DSP

 
DSP
TMS320C6201
1 C62x    

方框圖 (1)